Use este identificador para citar ou linkar para este item: http://www.repositorio.ufop.br/jspui/handle/123456789/15312
Registro completo de metadados
Campo Dublin CoreValorIdioma
dc.contributor.authorArias Garcia, Janier-
dc.contributor.authorMafra, Augusto Amaral-
dc.contributor.authorGade, Liliane dos Reis-
dc.contributor.authorCoelho, Frederico Gualberto Ferreira-
dc.contributor.authorCastro, Cristiano Leite de-
dc.contributor.authorTorres, Luiz Carlos Bambirra-
dc.contributor.authorBraga, Antônio de Pádua-
dc.date.accessioned2022-09-15T20:50:12Z-
dc.date.available2022-09-15T20:50:12Z-
dc.date.issued2020pt_BR
dc.identifier.citationARIAS GARCIA, J. et al. Enhancing performance of Gabriel graph-based classifiers by a hardware co-processor for embedded system applications. IEEE Transactions on Industrial Informatics, v. 17, p. 1186-1196, 2021. Disponível em: <https://ieeexplore.ieee.org/document/9072429>. Acesso em: 29 abr. 2022.pt_BR
dc.identifier.issn1941-0050-
dc.identifier.urihttp://www.repositorio.ufop.br/jspui/handle/123456789/15312-
dc.description.abstractIt is well known that there is an increasing interest in edge computing to reduce the distance between cloud and end devices, especially for Machine Learning (ML) methods. However, when related to latency-sensitive applications, little work can be found in ML literature on suitable embedded systems implementations. This paper presents new ways to implement the decision rule of a large margin classifier based on Gabriel graphs as well as an efficient implementation of this on an embedded system. The proposed approach uses the nearest neighbor method as the decision rule, and the implementation starts from an RTL pipeline architecture developed for binary large margin classifiers and proposes the integration in a hardware/software co-design. Results showed that the proposed approach was statistically similar to the classifier and had a speedup factor of up to 8x compared to the classifier executed in software, with performance suitable for ML latency-sensitive applications.pt_BR
dc.language.isoen_USpt_BR
dc.rightsrestritopt_BR
dc.subjectMachine learningpt_BR
dc.subjectSystem on a chippt_BR
dc.subjectLarge marginpt_BR
dc.subjectLatency sensitivept_BR
dc.subjectIoTpt_BR
dc.titleEnhancing performance of Gabriel graph-based classifiers by a hardware co-processor for embedded system applications.pt_BR
dc.typeArtigo publicado em periodicopt_BR
dc.identifier.uri2https://ieeexplore.ieee.org/document/9072429pt_BR
dc.identifier.doihttps://doi.org/10.1109/TII.2020.2987329pt_BR
Aparece nas coleções:DECSI - Artigos publicados em periódicos

Arquivos associados a este item:
Arquivo Descrição TamanhoFormato 
ARTIGO_EnhacingPerformanceGabriel.pdf
  Restricted Access
2,94 MBAdobe PDFVisualizar/Abrir


Os itens no repositório estão protegidos por copyright, com todos os direitos reservados, salvo quando é indicado o contrário.